Find Jobs
Hire Freelancers

Verilog Code Programmer

$10-20 NZD / hour

종료됨
게시됨 약 1년 전

$10-20 NZD / hour

Design a push-button door lock that uses a standard tele-phone keypad as input.
프로젝트 ID: 36382357

프로젝트 정보

11 제안서
원격근무 프로젝트
활동 중 1년 전

돈을 좀 벌 생각이십니까?

프리랜서 입찰의 이점

예산 및 기간 설정
작업 결과에 대한 급여 수급
제안의 개요를 자세히 쓰세요
무료로 프로젝트에 신청하고 입찰할 수 있습니다
11 이 프로젝트에 프리랜서들의 평균 입찰은 $16 NZD입니다./시간
사용자 아바타
Hi There, I am a senior Ph.D. Level Expert and Have more than 5 years of experience in electronics and embedded design. I have experience in verilog/vhdl coding and can implement this project if you share more details. Just check my profile and share your details. Time and Budget will be discussed. Thanks
$15 NZD 40일에
4.7 (40 건의 리뷰)
5.5
5.5
사용자 아바타
Hi I am hardware design engineer using HDL. I have experience in simulation, synthesize and implementation for verilog/VHDL HDL Design . I can do the above mentioned work for your digital systems Kindly share your details on chat Thank you
$15 NZD 40일에
5.0 (17 건의 리뷰)
3.8
3.8
사용자 아바타
Hello, I have been working with Verilog based digital designing including interfacing with peripherals. I believe I can deliver your work with high quality. Looking forward to your positive response. Best regards.
$15 NZD 20일에
5.0 (2 건의 리뷰)
3.5
3.5
사용자 아바타
HI, I have more than 11 years of professional experience in ASIC/FPGA Design and Verification. - RTL development using Verilog/VHDL/SpinalHDL, knowledge of SERDES, AXI4 based FPGA logic design, Formal Verification, Assertions. - RTL development of USB2.0 Soft PHY IP. - RTL development of USB2.0 to Peripherals (I2S, SPI, I2C, UART) - Development of Systemverilog/UVM environment from scratch. - Verification architecture development and testplan writing. - Implementation of reusable Universal Verification Components (UVC) and VIP. - Debugging simulation and regression failures. - Code coverage and Functional coverage analysis and closure. - MIPI, C-PHY, D-PHY, USB2.0, DDR2, AXI4, AXI4 Stream protocols. - FW Tests implementation in C to verify processor based subsystems. - Translating C++ Model of VESA DSC (Display Stream Compression) Decoder into RTL logic design using SpinalHDL/Verilog. - UVM RAL (Register Abstraction Layer) implementation and integration. Thanks, Kartik
$15 NZD 40일에
5.0 (4 건의 리뷰)
3.6
3.6
사용자 아바타
Dear Sabyasachi D., How is it going well? We would like to grab this opportunity and will work till you get 100% satisfied with our work. We are an expert team which have many years of experience on Electronics, Verilog / VHDL Lets connect in chat so that We discuss further. Regards
$15 NZD 7일에
0.0 (0 건의 리뷰)
0.0
0.0
사용자 아바타
Hi. I have expertise in Verilog and VHDL Programming, I have coded various FPGA's like Spartan, Virtex and SoC type.I also have deep understanding in using Xilinx ISE and Vivado. We can discuss regarding this. Thank You.
$18 NZD 30일에
0.0 (0 건의 리뷰)
0.0
0.0
사용자 아바타
I already have the code which aims to design a push-button door lock using a standard telephone keypad as input, implemented in Verilog. Objectives: The main objectives of this proposal are as follows: 1) Design a push-button door lock using a standard telephone keypad as input in Verilog. 2) Implement the push-button door lock design on a programmable logic device (PLD) or a field-programmable gate array (FPGA) for hardware testing. 3) Develop a Verilog code that can detect valid keypad inputs and trigger appropriate actions, such as unlocking the door, based on the entered code. 4) Ensure that the push-button door lock design is secure and reliable, providing effective protection against unauthorized access. 5) Test the functionality of the push-button door lock design using Verilog simulation and hardware testing on an appropriate platform. Methodology: The proposed push-button door lock design will be implemented using Verilog HDL. The design will comprise of a standard telephone keypad, which typically consists of 12 keys (0-9, *, and #), and a hardware module that can detect valid keypad inputs and control the lock mechanism accordingly. You can contact with me for further information.
$30 NZD 40일에
0.0 (0 건의 리뷰)
0.0
0.0
사용자 아바타
Hello there, I have seen your post, I am experienced digital IC design engineer, and I believe I can help you with your project. Contact me for further details. Have a great day
$10 NZD 40일에
0.0 (0 건의 리뷰)
0.0
0.0
사용자 아바타
I am PhD student in Computer Engineering.I have studied Digital System Design,Advance Digital System Design and Hardware Design for DSPs.I have done lot of code in verilog in Vivado 2018.I want to do this project.
$10 NZD 15일에
0.0 (0 건의 리뷰)
0.0
0.0
사용자 아바타
I have years of experience with Verilog coding. I may be able to help you solve your problem. Can you describe your requirement in more detail?
$20 NZD 20일에
0.0 (0 건의 리뷰)
0.0
0.0

고객에 대한 정보

국기 (MALAYSIA)
Cheras, Malaysia
4.8
103
결제 수단 확인
9월 2, 2014부터 회원입니다

고객 확인

감사합니다! 무료 크레딧을 신청할 수 있는 링크를 이메일로 보내드렸습니다.
이메일을 보내는 동안 문제가 발생했습니다. 다시 시도해 주세요.
등록 사용자 전체 등록 건수(일자리)
Freelancer ® is a registered Trademark of Freelancer Technology Pty Limited (ACN 142 189 759)
Copyright © 2024 Freelancer Technology Pty Limited (ACN 142 189 759)
미리 보기 화면을 준비 중...
위치 정보 관련 접근권이 허용되었습니다.
고객님의 로그인 세션이 만료되어, 자동으로 로그아웃 처리가 되었습니다. 다시 로그인하여 주십시오.